Beckhoff EtherCAT IP Core for Xilinx FPGAs v3.00k Manual de usuario Pagina 71

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 144
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 70
IP Core Signals
Slave Controller IP Core for Xilinx FPGAs III-59
8 IP Core Signals
The available signals depend on the IP Core configuration.
8.1 General Signals
Table 18: General Signals
Condition
Name
Direction
Description
nRESET
INPUT
Resets all registers of the
IP Core, active low
Reset slave by
ECAT/PDI
RESET_OUT
OUTPUT
Reset by ECAT (reset
register 0x0040), active
high. RESET_OUT has to
trigger nRESET, which
clears RESET_OUT.
CLK25
INPUT
25 MHz clock signal from
PLL (rising edge
synchronous with rising
edge of CLK100)
CLK100
INPUT
100 MHz clock signal from
PLL
Vista de pagina 70
1 2 ... 66 67 68 69 70 71 72 73 74 75 76 ... 143 144

Comentarios a estos manuales

Sin comentarios