
Ethernet Interface
III-82 Slave Controller – IP Core for Altera FPGAs
Table 40: RMII Interface signals
RMII RX/TX reference clock (50 MHz)
Input signal provided by the PHY if a 100 Mbit/s (Full
Duplex) link is established (alias LINK_MII)
Carrier sense/receive data valid
Receive error (alias RX_ER)
Transmit enable (alias TX_EN)
Transmit data (alias TXD)
PHY reset (akt. Low), resets PHY while ESC is in
Reset state, and, for FX PHYs, if Enhanced Link
Detection detects a lost link
NOTE: A pull-down resistor is typically required for NPHY_RESET_OUT to hold the PHY in reset state while the
FPGA is configured, since this pin is floating or even pulled up during that time.
9.3.2 RMII example schematic
Refer to chapter 8.5 for more information on special markings (!). Take care of proper PHY address
configuration.
EtherCAT IP Core
Ethernet PHY
RMII_RX_DV
RMII_RX_DATA[1:0]
RMII_RX_ERR
RMII_TX_ENA
RMII_TX_DATA[1:0]
CRS_DV
RXD[1:0]
RX_ER
TX_EN
TXD[1:0]
REF_CLK
nRMII_LINK LINK_STATUS
!
CLK25
PLL
CLK_IN CLK25
CLK100
CLK100
50 MHz
CLK50
CLK50
NPHY_RESET_OUT
NRESET
4K7
Figure 30: RMII example schematic
Comentarios a estos manuales