Beckhoff EtherCAT IP Core for Xilinx FPGAs v2.04e Manual de usuario Pagina 50

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 126
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 49
IP Core Configuration
III-38 Slave Controller IP Core for Xilinx FPGAs
5.1.5 Process Data Interface tab
Several interfaces between ESC and the application are available:
Digital I/O
8 Bit asynchronous µController
16 Bit asynchronous µController
SPI slave
PLB v4.6 on-chip bus
OPB on-chip bus (deprecated, use only for legacy projects)
General Purpose I/O
EtherCAT
Logic
PDI
PDI
PDI
PDI
SPI
Digital I/O
µC 8 Bit
PLB/
OPB
EtherCAT IP Core
Microblaze
RAM
..
µC 16 BitPDI
FPGA
PHY
PHY
PHY
General
Purpose I/O
Figure 17: Available PDI Interfaces
The PDI can be selected from the pull down menu. After selection settings for the selected PDI are
shown and can be changed.
Vista de pagina 49
1 2 ... 45 46 47 48 49 50 51 52 53 54 55 ... 125 126

Comentarios a estos manuales

Sin comentarios